# Verilog HDL: Finite State Machines

**Pravin Zode** 

#### Outline

- Mealy and Moore Machines
- Implementation Steps
- Exercises

### Synchronous Sequential Machines



#### Introduction

- FSM is a sequential circuit that transitions through a finite number of states.
- Behavior is defined by current state and input.
- FSM = Combinational Logic + Memory (Flip-Flops)
- Applications: Protocol design, traffic lights, vending machines, control units

#### Types of FSM

- Moore Machine: Output depends only on the current state
- Mealy Machine: Output depends on current state and input



#### **Output from State Machine**

- Moore Machine: Output depends only on the current state
- Mealy Machine: Output depends on current state and input



#### FSM Design Steps

- Define the states
- Draw the state transition diagram
- Create the state transition table
- Encode states (binary/gray/one-hot)
- Write Verilog code
  - State register
  - Next-state logic
  - Output logic
- Test using simulation.

# Moor Machine (101 Detector)

#### Define



#### Mealy Machine (101 Detector)

```
got10: begin
       if ( x==1'b1 ) begin
        current = qot101;
       end
                                          got10
       else begin
        current = reset:
                              reset
       end
                               0
      end
assign z = ( current == got101 ) ? 1 : 0;
```

```
`timescale 1ns/100ps
module moore_detector (input x, rst, clk, output z);
   localparam [1:0]
      reset=0, got1=1, got10=2, got101=3;
   reg [1:0] current;
   always @( posedge clk ) begin
       if( rst ) current <= reset;</pre>
       else case ( current )
          reset: begin
             if ( x==1'b1 ) current <= got1;
             else current <= reset;</pre>
          end
          got1: begin
             if ( x==1'b0 ) current <= got10;
             else current <= got1;</pre>
          end
          got10: begin
             if ( x==1'b1 ) current <= got101;
             else current <= reset;</pre>
          end
          got101: begin
             if ( x==1'b1 ) current <= got1;</pre>
             else current <= got10;</pre>
          end
          default: begin
             current <= reset;
          end
       endcase
          end
   assign z = (current = got101) ? 1 : 0;
endmodule
```

# Moore Machine (101/110 Detector) Overlapping



#### Moore Machine (101/110 Detector) Overlapping

#### `timescale 1ns/100ps

```
`define
                  3'b000
         reset.
`define
                  3'b001
         got1
`define
         got10
                  3'b010
`define
         got11 3'b011
`define
         got101
                3'b100
`define
         got110
                3'b101
```

```
module moore detector3 (input x, rst, clk, output z);
   reg [2:0] current;
   always @( posedge clk or posedge rst ) begin
      if( rst ) current = `reset;
      else
          case ( current )
             `reset:
                if ( x==1'b1 ) current <= `qot1;
                else current <= `reset;</pre>
             `aot1:
                if ( x==1'b0 ) current <= `got10;
                else current <= `got11;</pre>
             `aot10:
                if ( x==1'b1 ) current <= `got101;
                else current <= `reset;</pre>
             `got11:
                if ( x==1'b1 ) current <= `got11;
                else current <= `got110;
             `aot101:
                if ( x==1'b1 ) current <= `got11;
                else current <= `got10;</pre>
             `aot110:
                if ( x==1'b1 ) current <= `got101;
                else current <= `reset;</pre>
             default:
                current <= `got101;
          endcase
   end
   assign z = (current == `got101 || current == `got110);
endmodule
```

# Mealy Machine (101) Overlapping





#### Mealy Machine (101) Overlapping

```
got10:

if (x == 1'b1)

current = got1; got1

else got10

current = reset; o/0

...
assign z = (current == got10 && x == 1) ? 1:0;
```

```
`timescale 1ns/100ps
module mealy_detector2 (input x, rst, clk, output z);
   localparam [1:0]
      reset = 0, // 0 = 0 0
      got1 = 1, // 1 = 0 1
      got10 = 2; // 2 = 1 0
   reg [1:0] current;
   always @( posedge clk ) begin
      if (rst) current <= reset;</pre>
      else case ( current )
          reset:
             if( x==1'b1 ) current <= got1;</pre>
             else current <= reset;</pre>
          got1:
             if ( x==1'b0 ) current <= got10;
             else current <= got1;</pre>
         got10:
             if( x==1'b1 ) current <= got1;</pre>
             else current <= reset;
          default:
             current <= reset;
       endcase
   end
   assign z = ( current==got10 && x==1'b1 ) ? 1'b1 : 1'b0;
```

13

endmodule

#### Sequence Detector (1010)

#### Overlapping Not Allowed



# Sequence Detector (1010) Overlapping Allowed



#### **FSM Coding Style**

#### State Register (with synchronous reset):

```
always @(posedge clk) begin
  if (reset)
    state <= IDLE;
  else
    state <= next_state;
end</pre>
```

#### **Next-State Logic**

```
always @(*) begin

case(state)

IDLE: next_state = (in) ? S1 : IDLE;

S1: next_state = (in) ? S2 : IDLE;

...
endcase
end
```



**Next-State Logic** 

# Sequential Adder





|        | NS, z                     |              |              |              |  |
|--------|---------------------------|--------------|--------------|--------------|--|
| PS     | $\overline{x_1 x_2 = 00}$ | 01           | 11           | 10           |  |
| A<br>B | A, 0<br>A, 1              | A, 1<br>B, 0 | B, 0<br>B, 1 | A, 1<br>B, 0 |  |

# Sequential Adder



|                | NS, z                     |      |      |      |  |
|----------------|---------------------------|------|------|------|--|
| PS             | $\overline{x_1 x_2 = 00}$ | 01   | 11   | 10   |  |
| $\overline{A}$ | A, 0                      | A, 1 | B, 0 | A, 1 |  |
| B              | A, 1                      | B, 0 | B, 1 | B, 0 |  |



|   | Next state Y   |        |        | Output z |                |        |        |     |
|---|----------------|--------|--------|----------|----------------|--------|--------|-----|
| y | $x_1x_2 \\ 00$ | 01     | 11     | 10       | $x_1x_2 \\ 00$ | 01     | 11     | 10  |
| 0 | 0              | 0<br>1 | 1<br>1 | 0<br>1   | 0              | 1<br>0 | 0<br>1 | 1 0 |

19

# Sequence Detector (0101)





|                | NS, z |              |                |           | $Y_1Y_2$ |       | z     |       |
|----------------|-------|--------------|----------------|-----------|----------|-------|-------|-------|
| PS             | x = 0 | x = 1        |                | $y_1 y_2$ | x = 0    | x = 1 | x = 0 | x = 1 |
| $\overline{A}$ | B, 0  | A, 0         | $\overline{A}$ | 00        | 01       | 00    | 0     | 0     |
| B              | B, 0  | C, 0         | B              | 01        | 01       | 11    | 0     | 0     |
| C              | D, 0  | A, 0         | C              | 11        | 10       | 00    | 0     | 0     |
| D              | B, 0  | <i>C</i> , 1 | D              | 10        | 01       | 11    | 0     | 1     |

#### Sequence Detector (0101)

|                |           | $Y_1$ | $Y_1Y_2$ |       | z     |  |  |
|----------------|-----------|-------|----------|-------|-------|--|--|
|                | $y_1 y_2$ | x = 0 | x = 1    | x = 0 | x = 1 |  |  |
| $\overline{A}$ | 00        | 01    | 00       | 0     | 0     |  |  |
| B              | 01        | 01    | 11       | 0     | 0     |  |  |
| C              | 11        | 10    | 00       | 0     | 0     |  |  |
| D              | 10        | 01    | 11       | 0     | 1     |  |  |

$$z = xy_1y_2',$$
  

$$Y_1 = x'y_1y_2 + xy_1'y_2 + xy_1y_2',$$
  

$$Y_2 = y_1y_2' + x'y_1' + y_1'y_2.$$





| $\setminus_{x}$ |                    |      |
|-----------------|--------------------|------|
| $y_1y_2$        | 0                  | 1    |
| 00              | 1                  |      |
| 01              | 1                  | 1    |
| 11              |                    |      |
| 10              | 1                  | 1    |
| ,               | (c) Y <sub>2</sub> | map. |

# Sequence Detector (0101)



#### **Applications of FSM**

- CPU / Processor Control Unit Sequence instructions and generate control signals
- Sequence Detectors Detect specific patterns in serial data (e.g., 101)Communication Protocols – UART, SPI, I2C, Ethernet controllers
- Counters and Timers Up/Down counters, decade counters, programmable timers
- Traffic Light & Elevator Controllers Manage states based on timers or inputs
- Memory & Storage Controllers Manage read/write operations in RAM/FIFO/Cache
- Vending Machines / Payment Systems Track coins, dispense products/change
- Motor Controllers Stepper and servo motor sequencing Test & Diagnostic Systems – Built-in self-test (BIST) for ICs



Thank you!

**Happy Learning**